DocumentCode :
1982986
Title :
Combined functional partitioning and communication speed selection for networked voltage-scalable processors
Author :
Liu, Jinfeng ; Chou, Pai H. ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
fYear :
2002
fDate :
2-4 Oct. 2002
Firstpage :
14
Lastpage :
19
Abstract :
This paper presents a new technique for global energy optimization through coordinated functional partitioning and speed selection for embedded processors interconnected by a high-speed serial bus. Many such serial interfaces are capable of operating at multiple speeds and can open up a new dimension of trade-offs to complement today´s CPU-centric voltage scaling techniques for processors. We propose a multi-dimensional dynamic programming formulation for energy-optimal functional partitioning with CPU/communication speed selection for a class of data-regular applications under performance constraints. We demonstrate the effectiveness of our optimization techniques with an image processing application mapped onto a multi-processor architecture with a multi-speed Ethernet.
Keywords :
embedded systems; multiprocessing systems; power consumption; resource allocation; CPU-centric voltage scaling; communication speed selection; dynamic programming; embedded multi-processor; embedded systems; functional partitioning; global energy optimization; low-power design; multi-processor architecture; Algorithm design and analysis; Communication system control; Computer networks; Embedded system; Energy management; Firewire; Permission; Power system interconnection; Power system management; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Synthesis, 2002. 15th International Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
1-58113-576-9
Type :
conf
Filename :
1227145
Link To Document :
بازگشت