DocumentCode :
1985250
Title :
Parallelization methods for circuit partitioning based parallel automatic test pattern generation
Author :
Klenke, Robert H. ; Williams, Ronald D. ; Aylor, James H.
Author_Institution :
Dept. of Electr. Eng., Virginia Univ., Charlottesville, VA, USA
fYear :
1993
fDate :
6-8 April 1993
Firstpage :
71
Lastpage :
78
Abstract :
Generation of test vectors for the VLSI devices used in contemporary digital systems is becoming much more difficult as these devices increase in size. Automatic Test Pattern Generation (ATPG) techniques are commonly used to generate these tests. Parallel processing techniques can be applied to accelerate the process of finding test patterns. One problem with this approach is that most currently available distributed memory multicomputers have a limited amount of memory on each processor which limits the size of the circuit database that can be contained on a single node. Topological partitioning of the circuit database across several processors can increase the size of VLSI circuits that can be processed on a given parallel machine. This paper presents the architecture of a topologically partitioned ATPG system and several partitioning algorithms that can be used to partition the circuit-under-test. This paper also presents several parallelization methods that may be applied to topologically partitioned ATPG on a distributed memory multicomputer. Results of using these parallelization techniques along with topological partitioning are presented.<>
Keywords :
VLSI; automatic testing; integrated circuit testing; logic testing; VLSI devices; circuit database; circuit partitioning; distributed memory multicomputer; parallel automatic test pattern generation; parallel machine; parallelization techniques; test vectors; topologically partitioned ATPG system; Automatic test pattern generation; Automatic testing; Circuit testing; Digital systems; Distributed databases; Life estimation; Parallel processing; System testing; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1993. Digest of Papers., Eleventh Annual 1993 IEEE
Conference_Location :
Atlantic City, NJ, USA
Print_ISBN :
0-8186-3830-3
Type :
conf
DOI :
10.1109/VTEST.1993.313305
Filename :
313305
Link To Document :
بازگشت