Title :
A triple polysilicon stacked flash memory cell with wordline self-boosting programming
Author :
Jung Dal Choi ; Dong Gi Lee ; Dong Jun Kim ; Seong Soon Cho ; Hong Soo Kim ; Chul Ho Shin ; Sung Tae Ahn
Author_Institution :
Memory Div., Samsung Electron. Co. Ltd., South Korea
Abstract :
A novel triple polysilicon stacked flash cell by the wordline boosting is proposed as a solution for a low voltage operation. The third gate named as booster gate is simply stacked and self-aligned on the conventional control gate. The successively coupled booster gate bias in addition to the precharged control gate voltage is a key to increase the floating gate potential. A new NAND flash cell array with 0.51 /spl mu//sup 2/ cell size is fabricated using the 0.32 /spl mu/m process technology. A triple stacked polysilicon structure is patterned with a single self-alignment etching technology. With the booster gate bias, significantly enhanced coupling to the floating gate is obtained through the self-boosted control gate voltage. Thus, for the first time, a 11 V programming voltage is achieved at 300 /spl mu/s programming time in the multi-bit NAND flash cell.
Keywords :
EPROM; NAND circuits; elemental semiconductors; etching; integrated circuit technology; integrated memory circuits; silicon; 0.32 micron; 11 V; 300 mus; Si; etching; floating gate; low voltage operation; multi-bit NAND cell array; process technology; self-aligned booster gate; triple polysilicon stacked flash memory cell; wordline self-boosting programming; Boosting; Capacitance; Costs; Energy consumption; Etching; Flash memory; Flash memory cells; Low voltage; Nonvolatile memory; Voltage control;
Conference_Titel :
Electron Devices Meeting, 1997. IEDM '97. Technical Digest., International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-4100-7
DOI :
10.1109/IEDM.1997.650382