Title :
Complex-multiplier implementation for pipelined FFTs in FPGAs
Author :
Aravind Kumar, M. ; Manjunatha Chari, K.
Author_Institution :
Electron. & Commun. Eng., GITAM Univ., Hyderabad, India
Abstract :
Different approaches for implementing a complex multiplier in pipelined FFT are considered and implemented to find an efficient one in this paper. The design is implemented in VHDL and design is synthesized on FPGA to know the performance. The design is implemented with a focus of reducing the resources used. Some approaches resulted in the reduced number of DSP blocks and others resulted in reduced number of LUTs. Analysis of Synthesis results is performed for different widths (bit lengths) of complex multiplier approaches.
Keywords :
fast Fourier transforms; field programmable gate arrays; hardware description languages; multiplying circuits; signal processing; table lookup; DSP blocks; FPGA; LUT; VHDL; complex-multiplier implementation; pipelined FFT; Adders; Computer architecture; Delays; Discrete Fourier transforms; Educational institutions; Field programmable gate arrays; Shift registers; DSP block; FFT; FPGAs; LUT; VHDL; complex multiplier; utilization and twiddle factors;
Conference_Titel :
Signal Processing And Communication Engineering Systems (SPACES), 2015 International Conference on
Conference_Location :
Guntur
DOI :
10.1109/SPACES.2015.7058232