DocumentCode :
1986221
Title :
Modeling of Low-Frequency Noise in Junction Field-Effect Transistor with Self-Aligned Planer Technology
Author :
Fu, Yue ; Wong, Hei ; Liou, J.J.
Author_Institution :
Department of Electrical and Computer Engineering, University of Central Florida, Orlando, FL 32816, USA.
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
39
Lastpage :
42
Abstract :
The noise behaviors of the junction field-effect transistor (JFET) fabricated with self-aligned planer technology are studied. The device structure being considered has a wide separation between source-gate and drain-gate with a shallow trench isolation (STI) technique. High noise level is found in the devices with STI and the normalized drain noise is found to be gate bias dependent. The excess noise is identified as the surface noise generated in the STI regions and a model is developed to explain the bias dependence of the noise characteristics. To reduce the noise level, the STI region should be kept small and better oxidation technique should be employed for the STI passivation.
Keywords :
JFET; Low-frequency noise; modeling; self-aligned; shallow trench isolation; FETs; Integrated circuit noise; Isolation technology; Low-frequency noise; Low-noise amplifiers; Metalworking machines; Noise generators; Noise level; Noise measurement; Semiconductor device noise; JFET; Low-frequency noise; modeling; self-aligned; shallow trench isolation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635200
Filename :
1635200
Link To Document :
بازگشت