DocumentCode :
1986750
Title :
A Novel Jitter Measurement Method with Built-In Oscillation Test Structure for Phase Locked Loops
Author :
Xia, T. ; Chen, Z.J. ; Jia, S.
Author_Institution :
Department of Microelectronics, Peking University, Beijing, P. R. China. E-mail: xiatian@ime.pku.edu.cn
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
149
Lastpage :
152
Abstract :
A built-in oscillation test method for jitter measurement of Phase Locked Loops (PLLs) is proposed in this paper. Compared to previous jitter measurement methods, it offers the advantages of two methods of jitter measurement, namely, the one using time-to-voltage converter (TVC) and the other using time-to-digital converter (TDC). Meantime, it utilizes the idea of oscillation built-in self test (OBIST). In this paper, a mathematic model of this method is first proposed, and its principle is explained in detail. Then a custom IC was designed in a 0.18-μm CMOS process as a proof of the concept. This circuit requires a silicon area of 95 μm2and the simulation results indicate a timing resolution of 10.2 ps. As test time is another important consideration for a production test, the proposed method reduces test time to the theoretical minimum.
Keywords :
Automatic testing; CMOS integrated circuits; CMOS process; Circuit testing; Jitter; Mathematical model; Mathematics; Phase locked loops; Phase measurement; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635228
Filename :
1635228
Link To Document :
بازگشت