DocumentCode :
1987728
Title :
Low-power carry select adder using fast all-one finding logic
Author :
Yan, Sun ; Xin, Zhang ; Xi, Jin
Author_Institution :
Dept. of Phys., USTC, Hefei
fYear :
2008
fDate :
2-4 June 2008
Firstpage :
1
Lastpage :
5
Abstract :
A carry-select adder (CSA) can be implemented by using single ripple carry adder and an add-one circuit instead of using dual ripple-carry adders to reduce the area and power but with speed penalty. This paper proposes a new add-one circuits using the fast all-one finding circuit and low-delay multiplexers to reduce the area and accelerate the speed of CSA, and no restrictions are imposed on the design of the adder blocks. For bit length n = 64, this new carry-select adders requires approximate 38 percent fewer transistors and 16 percent shorter delay than the original dual ripple-carry carry-select adder.
Keywords :
adders; carry logic; multiplexing equipment; add-one circuit; all-one finding logic; low-delay multiplexers; low-power carry select adder; single ripple carry adder; speed penalty; Acceleration; Adders; Delay; Digital circuits; Digital signal processing chips; Logic circuits; Microelectronics; Multiplexing; Physics; Sun; add-one circuit; carry-select adder; fast all-one finding circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System of Systems Engineering, 2008. SoSE '08. IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2172-5
Electronic_ISBN :
978-1-4244-2173-2
Type :
conf
DOI :
10.1109/SYSOSE.2008.4724134
Filename :
4724134
Link To Document :
بازگشت