DocumentCode :
1988077
Title :
FPGA implementation of fast adders using Quaternary Signed Digit number system
Author :
Rani, Reena ; Singh, Laxmi Kant ; Sharma, Neelam
Author_Institution :
Dept. of Electron. & Commun. Eng. B.S.A., Coll. of Eng. & Technol., Mathura, India
fYear :
2009
fDate :
22-24 Dec. 2009
Firstpage :
132
Lastpage :
135
Abstract :
The limitation of speed of modern computers in performing the arithmetic operations such as addition, subtraction and multiplication suffer from carry propagation delay. Carry free arithmetic operations can be achieved using a higher radix number system such as Quaternary Signed Digit (QSD). We proposed fast adders based on Quaternary signed digit number system. In QSD, each digit can be represented by a number from -3 to 3. Carry free addition and other operations on a large number of digits such as 64, 128, or more can be implemented with constant delay and less complexity. The design of these circuits is carried out using FPGA tools. The designs are simulated using modelsim software and synthesized using Leonardo Spectrum.
Keywords :
adders; digital arithmetic; field programmable gate arrays; FPGA implementation; Leonardo Spectrum; arithmetic operations; carry free arithmetic operations; carry propagation delay; circuit design; fast adders; higher radix number system; modelsim software; quaternary signed digit number system; Adders; Circuit simulation; Circuit synthesis; Computational modeling; Digital arithmetic; Digital systems; Educational institutions; Field programmable gate arrays; Propagation delay; Very large scale integration; Carry free addition; FPGA; Fast computing; Quaternary Signed Digit; VHDL; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in Electronic and Photonic Devices & Systems, 2009. ELECTRO '09. International Conference on
Conference_Location :
Varanasi
Print_ISBN :
978-1-4244-4846-3
Type :
conf
DOI :
10.1109/ELECTRO.2009.5441154
Filename :
5441154
Link To Document :
بازگشت