DocumentCode :
1988436
Title :
A New Failure Mechanism of Gate-grounded MOSFET ESD Device in 9Onm Technology
Author :
Zhang, Li-Fei ; Liao, Chin-Chang ; Liu, Wei ; Wong, Waisum
fYear :
2005
fDate :
19-21 Dec. 2005
Firstpage :
507
Lastpage :
509
Abstract :
A new triggering phenomenon was observed on gate-grounded nMOS (ggnMOS) ESD device in 90nm technology. The trigger voltage has been measured at the value as low as 6V. However, the low triggering voltage does not result in high ESD performance as conventional theory suggested. The experimental data and simulation results have shown that this is due to the dislocation of the largest electric field from drain/junction region to the edge of LDD/pocket region. Therefore heating in the smaller LDD/pocket junction causes the early burn out. It is clarified that lower trigger voltage does not always mean to higher ESD endurance.
Keywords :
CMOS technology; Electrostatic discharge; Failure analysis; MOS devices; MOSFET circuits; Optimization methods; Testing; Threshold voltage; Turning; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2005 IEEE Conference on
Print_ISBN :
0-7803-9339-2
Type :
conf
DOI :
10.1109/EDSSC.2005.1635319
Filename :
1635319
Link To Document :
بازگشت