• DocumentCode
    1990247
  • Title

    Bitstreams Repository Hierarchy for FPGA Partially Reconfigurable Systems

  • Author

    Bomel, Pierre ; Diguet, Jean-Philippe ; Gogniat, Guy ; Crenne, Jeremie

  • Author_Institution
    Lab.-STICC, Univ. Europeenne de Bretagne, Lorient, France
  • fYear
    2008
  • fDate
    1-5 July 2008
  • Firstpage
    228
  • Lastpage
    234
  • Abstract
    In this paper we present a hierarchy of bitstreams repositories for FPGA-based networked and partially reconfigurable systems. These systems target embedded systems with very scarce hardware resources taking advantage of dynamic, specific and optimized architectures. Based on FPGA integrated circuits, they require a single FPGA with a network controller and less external memories to store reconfiguration software, bitstreams and buffer pools used by today¿s standard communication protocols. Our measures, based on a real implementation, show that our repository hierarchy is functional and can download bitstreams with a reconfiguration speed ten times faster than known solutions.
  • Keywords
    embedded systems; field programmable gate arrays; integrated circuits; FPGA integrated circuits; FPGA partially reconfigurable systems; bitstreams repository hierarchy; embedded systems; field programmable gate arrays; network controller; Buffer storage; Communication standards; Communication system control; Computer architecture; Embedded system; Field programmable gate arrays; Hardware; Protocols; Software standards; Velocity measurement; Data-link layer; Ethernet; FPGA; Partial reconfiguration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Parallel and Distributed Computing, 2008. ISPDC '08. International Symposium on
  • Conference_Location
    Krakow
  • Print_ISBN
    978-0-7695-3472-5
  • Type

    conf

  • DOI
    10.1109/ISPDC.2008.14
  • Filename
    4724251