• DocumentCode
    1990913
  • Title

    Register On MEsh (ROME): A novel approach for clock mesh network synthesis

  • Author

    Lu, Jianchao ; Aksehir, Yusuf ; Taskin, Baris

  • Author_Institution
    Electr. & Comput. Eng., Drexel Univ., Philadelphia, PA, USA
  • fYear
    2011
  • fDate
    15-18 May 2011
  • Firstpage
    1219
  • Lastpage
    1222
  • Abstract
    Abstract-A clock mesh network synthesis and optimization flow is proposed which entails the optimal mesh size selection, incremental register placement, mesh reduction and buffer driver insertion. The proposed method is based on incrementally placing the registers on a mesh, which gives the method its name "Register on MEsh (ROME)". The primary objectives of ROME are low global clock skew and power dissipation, which are achieved through a sparse mesh implementation with registers mesh. Experimental results show that the total wirelength on the clock mesh (grid wires and stub wires) is reduced by 36.1% with a 2.8ps clock skew improvement. The total power consumption of the experimented circuits is reduced by 14.1% on average.
  • Keywords
    circuit optimisation; clocks; driver circuits; optimising compilers; ROME; buffer driver insertion; clock mesh network optimization flow; clock mesh network synthesis; global clock skew dissipation; incremental register placement; mesh reduction; optimal mesh size selection; power dissipation; register on mesh; sparse mesh implementation; Clocks; Driver circuits; Mesh networks; Optimization; Registers; Timing; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
  • Conference_Location
    Rio de Janeiro
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4244-9473-6
  • Electronic_ISBN
    0271-4302
  • Type

    conf

  • DOI
    10.1109/ISCAS.2011.5937789
  • Filename
    5937789