Title :
Clock jitter estimation in noise
Author :
Towfic, Zaid J. ; Sayed, Ali H.
Author_Institution :
Dept. of Electr. Eng., Univ. of California-Los Angeles, Los Angeles, CA, USA
Abstract :
Clock timing jitter refers to random perturbations in the sampling time in analog-to-digital converters (ADCs). The perturbations are caused by circuit imperfections in the sampling clock. This paper analyzes the effect of sampling clock jitter on the acquired samples in the midst of quantization noise and random Gaussian noise. The paper proposes a method for estimating the jitter for cognitive radio architectures at high sampling rates. The paper also examines the fixed- point implementation of the algorithm and its theoretical performance.
Keywords :
Gaussian noise; circuit noise; clocks; cognitive radio; jitter; quantisation (signal); random noise; ADC; analog-to-digital converter; circuit imperfections; clock jitter estimation; cognitive radio architectures; fixed-point implementation; quantization noise; random Gaussian noise; random perturbations; sampling clock jitter; sampling time; Bandwidth; Clocks; Estimation; Jitter; Quantization; Signal to noise ratio; Clock jitter; analog-to-digital conversion (ADC); noise; quantization;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5937797