DocumentCode :
1991268
Title :
Memory array testing through a scannable configuration
Author :
Yano, Seiken ; Ishiura, Nagisa
Author_Institution :
1st Comput. Oper. Unit, NEC Corp., Tokyo, Japan
fYear :
1997
fDate :
11-12 Aug 1997
Firstpage :
87
Lastpage :
94
Abstract :
We have previously proposed a scannable memory configuration which is useful in testing logic blocks around memory arrays. In this paper, from a viewpoint of memory testing, we investigate the testability of the scannable memory configuration and propose a memory array test using the scan path. It is shown that we can detect (1) all stuck-at-faults in memory cells, (2) all stuck-at-faults in address decoders, (3) all stuck-at faults in read/write logic, (4) static, dynamic and 2-coupling faults between memory cells of adjacent words, and (5) static coupling faults between memory cells in the same word. The test can be accomplished simply by comparing scan-in data and scan-out data. The test vector is 20×m+s bit long, where m is the number of words of the memory array under test and s is the total scan path length
Keywords :
automatic testing; cellular arrays; design for testability; fault diagnosis; large scale integration; 2-coupling faults; address decoders; adjacent words; dynamic faults; logic blocks; memory array testing; read/write logic; scan path; scan-in data; scan-out data; scannable configuration; static faults; stuck-at-faults; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Decoding; Fault detection; Logic arrays; Logic testing; Process design; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, 1997. Proceedings., International Workshop on
Conference_Location :
San Jose, CA
ISSN :
1087-4852
Print_ISBN :
0-8186-8099-7
Type :
conf
DOI :
10.1109/MTDT.1997.619400
Filename :
619400
Link To Document :
بازگشت