DocumentCode :
1992024
Title :
A 12Gbps all digital low power SerDes transceiver for on-chip networking
Author :
Safwat, Sally ; Hussein, E.E. ; Ghoneima, Maged ; Ismail, Yehea
Author_Institution :
Nano-Electron. Integrated Syst. Center (NISC), Nile Univ., Cairo, Egypt
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
1419
Lastpage :
1422
Abstract :
In this paper, a new self-timed signaling technique for reliable low-power on-chip SerDes (Serialization and DeSerialization) links is presented. The transmitter serializes 8 parallel bits at 1.5GHz, and multiplexes the 12Gbps serial data stream with a 24GHz clock on a single line using three level signaling. This new signaling technique enables the receiver to recover the clock from the data with a simple phase detector circuitry. Moreover, this technique is insensitive to jitter accumulated during signal propagation or at the receiver input because the clock signal is extracted from the multiplexed data stream. Hence, timing errors in the received signal reflects in both the data and the extracted clock, and the data will be sampled correctly. The SerDes transceiver was implemented for a 3mm long lossy on-chip differential transmission line in 65nm TSMC CMOS technology. A primary advantage of building an all digital SerDes transceiver is the ease of scaling with technology, and the power and area reduction. The total power consumed in the Tx/Rx pair with the transmission line is 15.5mWatt, which is very small as compared to similar published signaling architectures.
Keywords :
CMOS logic circuits; field effect MMIC; integrated circuit reliability; low-power electronics; microwave links; network-on-chip; phase detectors; radio transceivers; synchronisation; timing circuits; TSMC CMOS technology; all digital low power SerDes transceiver; bit rate 12 Gbit/s; clock recovery; clock signal extraction; deserialization; frequency 1.5 GHz; frequency 24 GHz; lossy on-chip differential transmission line; low-power on-chip SerDes link reliability; on-chip networking; phase detector circuitry; power reduction; self-timed signaling technique; serial data stream multiplexing; serialization; signal propagation; size 65 nm; timing errors; transmitter; Clocks; Detectors; Power transmission lines; Receivers; Signal analysis; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5937839
Filename :
5937839
Link To Document :
بازگشت