Title :
Automated translation of digital logic equations into VHDL code
Author :
Stark, John Evan ; Zobrist, George W.
Author_Institution :
Missouri Univ., Rolla, MO, USA
Abstract :
A method for the automated translation of finite state machines from state table form to VHDL code is described. To do this, algorithms for reducing the state machine to simplest form, for making state assignments, for producing minimal logic equations to represent the state machine, and for producing VHDL code which describes the intended circuit are needed. Various algorithms were examined, and a prototype program was written to perform this translation
Keywords :
finite automata; logic CAD; specification languages; state assignment; CAD; VHDL code; automated translation; digital logic equations; finite state machines; hardware description language; logic design; minimal logic equations; state assignments; state table form; Automata; Combinational circuits; Computer science; Equations; Hardware design languages; History; Intelligent systems; Logic circuits; Machine intelligence; Prototypes;
Conference_Titel :
Circuits and Systems, 1989., Proceedings of the 32nd Midwest Symposium on
Conference_Location :
Champaign, IL
DOI :
10.1109/MWSCAS.1989.102042