Title :
Adjacent-State monitoring based fine-grained power-gating scheme for a low-power asynchronous pipelined system
Author :
Kawano, Takao ; Onizawa, Naoya ; Matsumoto, Atsushi ; Hanyu, Takahiro
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
Abstract :
A new gate-level power-gating scheme with a small power-gating controller is proposed for greedily power-aware asynchronous pipelined system. The power supply of each standby stage consisting of a combinational block and a pipeline latch can be cut off by a sleep transistor, because a condition of an asynchronous operation is always monitored by using signal conditions in adjacent stages, which completely eliminates wasted power dissipation in standby stages. Since sleep-transistor control signals in each stage are simply generated by just modifying asynchronous control signals in its adjacent stage, the power- gating controller can be realized by inserting a few basic logic gates. The efficiency of the proposed scheme is demonstrated by using HSPICE simulation. The leakage power dissipation of the asynchronous circuit using the proposed method is reduced to 11.8% in comparison with that of the asynchronous one using a conventional power-gating method.
Keywords :
asynchronous circuits; logic gates; low-power electronics; power control; HSPICE simulation; adjacent-state monitoring; asynchronous control signals; combinational block; fine-grained power-gating scheme; gate-level power-gating scheme; leakage power dissipation; logic gates; low-power asynchronous pipelined system; pipeline latch; power supply; power-aware asynchronous pipelined system; sleep-transistor control signals; small power-gating controller; Latches; Logic gates; Sleep; Solids;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5938004