DocumentCode :
1995625
Title :
Verification of concurrent systems with parametric delays using octahedra
Author :
Clarisó, Robert ; Cortadella, Jordi
Author_Institution :
Univ. Politecnica de Catalunya, Barcelona, Spain
fYear :
2005
fDate :
7-9 June 2005
Firstpage :
122
Lastpage :
131
Abstract :
A technique for the verification of concurrent parametric timed systems is presented. In the systems under study, each action has a bounded delay where the bounds are either constants or parameters. Given a safety property, the analysis computes automatically a set of constraints on the parameters sufficient to guarantee the property. The main contribution is an innovative representation of the parametric timed state space based on bit-vectors. Experimental results from the domain of timed circuits show that this representation improves both CPU time and memory usage with respect to another parametric approach, convex polyhedra.
Keywords :
concurrency theory; delay systems; parameter space methods; program verification; real-time systems; bit-vectors; bounded delay; concurrent systems; convex polyhedra; memory usage; octahedra; parametric delays; parametric timed state space; parametric timed systems; safety property; systems verification; timed circuits; Automata; Central Processing Unit; Circuits; Clocks; Concurrent computing; Delay systems; Railway safety; Real time systems; State-space methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application of Concurrency to System Design, 2005. ACSD 2005. Fifth International Conference on
ISSN :
1550-4808
Print_ISBN :
0-7695-2363-3
Type :
conf
DOI :
10.1109/ACSD.2005.34
Filename :
1508137
Link To Document :
بازگشت