Title :
Designing SONET/ATM layer processing ASICs using embedded approach
Author :
Venkataraman, Raman
Author_Institution :
TranSwitch Corp., Shelton, CT, USA
Abstract :
Embedded processor based system on a chip device for SONET/ATM applications can enhance the flexibility of the devices to accommodate a wide range of applications and variations in standards. Due to high data rate requirements combined with real-time constraints limit the capabilities of uniprocessor architecture. This paper presents a multiprocessor architecture for designing SONET/ATM ASICs using embedded approach. All of the processing units in the multiprocessor core share a common code or instruction memory to achieve area efficiency. A central sequencer is used to service the processors to achieve control efficiency. The proposed processing unit is focused on two important factors essential for embedded architecture on ASICs-high level instruction with single cycle execution and configurable IO port controller. Functional mapping of the processing units is achieved through data flow analysis. Design approach and potential application of the proposed architecture are illustrated
Keywords :
SONET; application specific integrated circuits; asynchronous transfer mode; data flow analysis; multiprocessing systems; standards; SONET/ATM layer processing ASICs; central sequencer; configurable IO port controller; data flow analysis; embedded approach; embedded processor based system; functional mapping; instruction memory; multiprocessor architecture; processing units; single cycle execution; Amplitude shift keying; Application specific integrated circuits; Bandwidth; Communication system control; Data analysis; Engines; Real time systems; Reduced instruction set computing; SONET; Telecommunication control;
Conference_Titel :
Computers and Communications, 1995., Conference Proceedings of the 1995 IEEE Fourteenth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
0-7803-2492-7
DOI :
10.1109/PCCC.1995.472456