• DocumentCode
    1996913
  • Title

    Compact lumped element model for TSV in 3D-ICs

  • Author

    Salah, Khaled ; El Rouby, Alaa ; Ragai, Hani ; Amin, Karim ; Ismail, Yehea

  • Author_Institution
    Mentor Graphics, Cairo, Egypt
  • fYear
    2011
  • fDate
    15-18 May 2011
  • Firstpage
    2321
  • Lastpage
    2324
  • Abstract
    A wide-band lumped element model for a through silicon via (TSV) is proposed based on electromagnetic simulations. Closed form expressions for the TSV parasitics based on the dimensional analysis method are introduced. The proposed model enables direct extraction of the TSV resistance, self-inductance, oxide capacitance, and parasitic elements due to the finite substrate resistivity. The model´s compactness and compatibility with SPICE simulations allows the fast investigation of a TSV impact on a 3-D circuit performance. The parameters´ values of the proposed TSV model are fitted to the simulated S-parameters up to 10 GHz with an error less than 5%. It is shown that a TSV capacitance is highly dependent on the positions of ground contacts and has a value of tens of femto farads in a typical current technology. This value is much higher than a minimum device capacitance and requires special design methodologies such as cascaded buffers. Coupling between TSVs will be handled in another paper.
  • Keywords
    S-parameters; integrated circuit design; integrated circuit modelling; three-dimensional integrated circuits; 3D circuit performance; 3D-IC; S-parameter simulation; SPICE simulations; TSV; TSV parasitics; TSV resistance; TSV self-inductance; cascaded buffers; compact lumped element model; design methodology; dimensional analysis method; electromagnetic simulations; finite substrate resistivity; oxide capacitance; parasitic elements; through silicon via; wideband lumped element model; Capacitance; Integrated circuit modeling; Mathematical model; Silicon; Solid modeling; Three dimensional displays; Through-silicon vias; Dimensional Analysis; Modeling; TSV; Three-Dimensional ICs; Through Silicon Via;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
  • Conference_Location
    Rio de Janeiro
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4244-9473-6
  • Electronic_ISBN
    0271-4302
  • Type

    conf

  • DOI
    10.1109/ISCAS.2011.5938067
  • Filename
    5938067