Title :
A hybrid watermarking scheme for sequential functions
Author :
Cui, Aijiao ; Chang, Chip-Hong ; Zhang, Li
Author_Institution :
Shengzhen Grad. Sch., Harbin Inst. of Technol., Harbin, China
Abstract :
Most watermarking schemes for intellectual property (IP) protection embed authorship information at a single design abstraction level. Effective means to directly verify the watermark distributed at the downstream designs are lacking, particularly after the IP core is packaged into chip. This paper proposes a hybrid scheme for watermarking sequential designs. At behavioral level, the finite state machine (FSM) is watermarked by interweaving the watermark bits into the outputs of its existing and unspecified transitions. During the Design-for-Testability (DfT) process, the scan chain that incorporates the watermarked FSM as one of the test kernels is further watermarked to provide a second level of protection. It enables the watermark on the FSM to be publicly detectable by the legitimate end users off chip via the scan test. Experimental results on ISCAS´89 and LGSynth´93 benchmark circuits show that the watermarked circuits have acceptably low overheads with stronger authorship proof.
Keywords :
design; design for testability; finite state machines; industrial property; watermarking; IP core is packaged into chip; authorship information; benchmark circuits; design for testability; finite state machine; hybrid watermarking scheme; intellectual property protection; sequential functions; single design abstraction level; watermarking sequential designs; Cryptography; Flip-flops; IP networks; Intellectual property; Robustness; System-on-a-chip; Watermarking;
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
DOI :
10.1109/ISCAS.2011.5938070