DocumentCode :
1997660
Title :
Logic, fault, and design error simulation based on an integrated hardware array
Author :
Hur, Youngmin ; Szygenda, Stephen A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1995
fDate :
28-31 Mar 1995
Firstpage :
410
Lastpage :
415
Abstract :
Simulation is essential for the design and verification of digital systems and simulation tools are widely used to analyze the behavior of digital circuits. This paper describes an integrated hardware array specialized for digital logic, fault, and design error simulation. Hardware simulation, using a high performance special purpose architecture such as the integrated hardware array, is still a viable approach for large and complicated circuits. In order to reduce the cost and to achieve high performance, the integrated hardware array adopts a direct mapping parallelism which directly maps the circuit topology onto the hardware array. Experimental results are given
Keywords :
circuit analysis computing; digital simulation; fault diagnosis; logic design; design; design error simulation; direct mapping parallelism; error simulation; fault simulation; integrated hardware array; logic simulation; verification; Analytical models; Circuit faults; Circuit simulation; Circuit topology; Costs; Digital circuits; Digital systems; Hardware; Logic arrays; Logic design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1995., Conference Proceedings of the 1995 IEEE Fourteenth Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
0-7803-2492-7
Type :
conf
DOI :
10.1109/PCCC.1995.472460
Filename :
472460
Link To Document :
بازگشت