• DocumentCode
    1997822
  • Title

    Applying March Tests to K-Way Set-Associative Cache Memories

  • Author

    Alpe, Simone ; Carlo, Stefano Di ; Prinetto, Paolo ; Savino, Alessandro

  • Author_Institution
    Dep. of Control & Comput. Eng., Politec. di Torino, Turin
  • fYear
    2008
  • fDate
    25-29 May 2008
  • Firstpage
    77
  • Lastpage
    83
  • Abstract
    Embedded microprocessor cache memories suffer from limited observability and controllability creating problems during in-system test. The application of test algorithms for SRAM memories to cache memories thus requires opportune transformations. In this paper we present a procedure to adapt traditional march tests to testing the data and the directory array of k-way set-associative cache memories with LRU replacement. The basic idea is to translate each march test operation into an equivalent sequence of cache operations able to reproduce the desired marching sequence into the data and the directory array of the cache.
  • Keywords
    SRAM chips; cache storage; integrated circuit testing; microprocessor chips; LRU replacement; SRAM memory; embedded microprocessor cache memory; in-system test; k-way set-associative cache memory; march tests; marching sequence; test algorithms; transformations; Application software; Cache memory; Control engineering computing; Controllability; Embedded computing; Hardware; Microprocessors; Observability; Random access memory; System testing; cache memories; march test; memory test;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Test Symposium, 2008 13th European
  • Conference_Location
    Verbania
  • Print_ISBN
    978-0-7695-3150-2
  • Type

    conf

  • DOI
    10.1109/ETS.2008.25
  • Filename
    4556031