DocumentCode :
1997961
Title :
Low Overhead Partial Enhanced Scan Technique for Compact and High Fault Coverage Transition Delay Test Patterns
Author :
Wang, Seongmoon ; Wei, Wenlong
Author_Institution :
NEC Labs. America, Princeton, NJ
fYear :
2008
fDate :
25-29 May 2008
Firstpage :
125
Lastpage :
130
Abstract :
This paper presents a scan-based DFT technique that uses limited number of enhanced scan cells to reduce volume of delay test patterns and improve delay fault coverage. The proposed method controls a small number of enhanced scan cells by the skewed-load approach and the rest of scan cells by the broadside approach. Inserting enhanced scan cells reduces test data volume and ATPG run time and improves delay fault coverage. Hardware overhead for the proposed method is very low. The scan inputs where enhanced scan cells are inserted are selected by gain functions, which consist of controllability costs and usefulness measures. A regular ATPG can be used to generate transition delay test patterns for the proposed method. Experimental results show that test data volume is reduced by up to 65% and fault coverage is improved by up to about 6%.
Keywords :
automatic test pattern generation; design for testability; logic testing; ATPG; DFT technique; automatic test pattern generation; delay fault coverage; design for testability; fault coverage transition delay test patterns; low overhead partial enhanced scan technique; scan cells; skewed-load approach; Automatic control; Automatic test pattern generation; Circuit faults; Circuit testing; Cost function; Delay effects; Hardware; National electric code; Signal generators; Test pattern generators; Transition delay fault; broadside; enhanced scan; skewed-load;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2008 13th European
Conference_Location :
Verbania
Print_ISBN :
978-0-7695-3150-2
Type :
conf
DOI :
10.1109/ETS.2008.12
Filename :
4556038
Link To Document :
بازگشت