Title :
A high efficient hardware architecture for multiview 3DTV
Author :
Jiang Yu ; Liu Geng ; Zhang Xin ; Ren Pengju
Author_Institution :
Inst. of Artificial Intell. & Robot., Xi´an Jiaotong Univ., Xi´an, China
Abstract :
There are three main challenges to design an efficient multiview 3DTV SoC:(1)how to organize DRAM address mapping to maximize off-chip bandwidth utilization;(2)how to design a parallel configurable image scaling engine to interpolate various viewpoints in real-time; (3)how to reduce computational complexity of float-point sub-pixel rearrangement with sufficient accuracy. To this end, we present a highly optimized hardware architecture, which saves 38.4% logic and 37.5% memory resources when implementing a multiview 1080P@60Hz 3DTV on the Xilinx XC5VLX330 FPGA.
Keywords :
DRAM chips; computational complexity; field programmable gate arrays; logic design; system-on-chip; three-dimensional television; DRAM address mapping; computational complexity; float-point sub-pixel rearrangement; high efficient hardware architecture; multiview 3DTV; off-chip bandwidth utilization; parallel configurable image scaling engine; Engines; Field programmable gate arrays; Hardware; Interpolation; SDRAM; Three-dimensional displays;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
DOI :
10.1109/ASPDAC.2015.7058927