Title :
Traffic Aware Scheduling Algorithm for Network on Chip
Author :
Raina, Ashwini ; Muthukumar, V.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Nevada, Las Vegas, NV
Abstract :
Steady advancements in semiconductor technology over the past few decades have lead to researchers have proposed network-on-chip (NoC) as the on-chip communication model. An efficient NoC design methodology is based upon several key design choices, such as: network topology selection, good routing policy and efficient application to NoC mapping. In this paper a novel off-line non-preemptive static traffic aware scheduling (TAS) policy is proposed for hard NoC platforms. The proposed scheduling policy maps the application onto the NoC architecture keeping track of the network traffic, which is generated with every resource and communication path allocation. The main contribution of the proposed algorithm is that the application mapping and scheduling process are handled together and inter-process communication latency are dynamically calculated based on the application mapping and PE interaction. Our TAS algorithm has been evaluated for various design metrics such as application completion time, resource utilization and task throughput. Simulation results show significant improvements over traditional approaches.
Keywords :
logic design; network-on-chip; telecommunication traffic; NoC design; network on chip; on-chip communication model; traffic aware scheduling algorithm; Design methodology; Dynamic scheduling; Lead compounds; Network topology; Network-on-a-chip; Resource management; Routing; Scheduling algorithm; Telecommunication traffic; Traffic control; Mapping; NoC; Scheduling; Simulation framework;
Conference_Titel :
Information Technology: New Generations, 2009. ITNG '09. Sixth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-3770-2
Electronic_ISBN :
978-0-7695-3596-8
DOI :
10.1109/ITNG.2009.239