DocumentCode :
1998496
Title :
A performance enhanced dual-switch Network-on-Chip architecture
Author :
Lian Zeng ; Watanabe, Takahiro
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Fukuoka, Japan
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
69
Lastpage :
74
Abstract :
Network-on-Chip (NoC) is an attractive solution for future systems on chip (SoC). The network performance depends critically on the performance of packets routing. However, as the network becomes more congested, packets will be blocked more frequently. It would result in degrading the network performance. In this article, we propose an innovative dual-switch allocation (DSA) design. By introducing two switch allocations, we can make utmost use of idle output ports. Experimental results show that our design significantly achieves the performance improvement in terms of throughput and latency at the cost of very little power overhead.
Keywords :
integrated circuit design; network routing; network-on-chip; switching circuits; DSA design; NoC; SoC; dual-switch allocation design; dual-switch network-on-chip architecture; packet routing; power overhead; systems on chip; Delays; Pipelines; Ports (Computers); Resource management; Routing; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7058983
Filename :
7058983
Link To Document :
بازگشت