DocumentCode
1998564
Title
Controlled placement of standard cell memory arrays for high density and low power in 28nm FD-SOI
Author
Teman, Adam ; Rossi, Davide ; Meinerzhagen, Pascal ; Benini, Luca ; Burg, Andreas
Author_Institution
Telecommun. Circuits Lab. (TCL), Swiss Fed. Inst. of Technol. Lausanne (EPFL), Lausanne, Switzerland
fYear
2015
fDate
19-22 Jan. 2015
Firstpage
81
Lastpage
86
Abstract
Standard cell memories (SCMs) are becoming a popular alternative to SRAM IPs due to their design flexibility, ease of implementation, and robust operation at low supply voltages. Exclusively composed of standard cells, these memory arrays are implemented as part of the standard digital design flow. However, the synthesis and place and route (P&R) algorithms employed by this flow do not exploit the distinct and regular structure of an SCM array, leaving room for optimization. In this paper, we present a controlled placement design methodology for optimizing the physical implementation of SCM macros, leading to a structured, non-congested layout with close to 100% placement utilization and reduced wirelength as compared to unstructured layouts. Three sample SCM macro sizes were implemented according to the proposed methodology in a state-of-the-art 28nm FD-SOI technology, and compared with equivalent macros designed with the non-controlled, standard flow, achieving as much as a 22% reduction in area, a 57% reduction in switching power, and a 42% reduction in leakage power. In addition, these macros provide as much as an 88% reduction in switching power, as compared to equivalently sized, foundry provided SRAM IPs, while enabling robust functionality well below the minimum operating voltage of these IPs.
Keywords
cellular arrays; integrated circuit layout; network routing; semiconductor storage; silicon-on-insulator; SCM macro implementation; controlled placement design; high density FD-SOI technology; low-power FD-SOI technology; noncongested layout; place and route algorithms; size 28 nm; standard cell memory arrays; Buffer storage; Clocks; Computer architecture; Latches; Logic gates; Random access memory; Standards;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location
Chiba
Print_ISBN
978-1-4799-7790-1
Type
conf
DOI
10.1109/ASPDAC.2015.7058985
Filename
7058985
Link To Document