DocumentCode :
1998793
Title :
ShuttleNoC: Boosting on-chip communication efficiency by enabling localized power adaptation
Author :
Hang Lu ; Guihai Yan ; Yinhe Han ; Ying Wang ; Xiaowei Li
Author_Institution :
State Key Lab. of Comput. Archit., Inst. of Comput. Technol., Beijing, China
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
142
Lastpage :
147
Abstract :
Networks-on-Chip (NoC) gradually becomes a main contributor of chip-level power consumption. Due to the temporal and spatial heterogeneity of on-chip traffic, existing power management approaches cannot adapt the NoC power consumption to its traffic intensity, and hence lead to a suboptimal power efficiency. They either resort to over-provisioned NoC design that only suits for traffic spatial distribution, or coarse-grained power gating that only serves traffic temporal variation. In this paper, we propose a novel NoC architecture called Shuttle Networks-on-Chip (ShuttleNoC). By permitting packets shuttling between multiple subnetworks, localized power adaptation can be achieved. Experimental results show that ShuttleNoC could achieve optimal power efficiency with up to 23.5% power savings and 22.3% performance boost in comparison with traditional heterogeneity-agnostic NoC designs.
Keywords :
integrated circuit design; network-on-chip; power aware computing; power consumption; ShuttleNoC; chip-level power consumption; coarse-grained power gating; localized power adaptation; on-chip traffic; optimal power efficiency; over-provisioned NoC design; power management approaches; shuttle networks-on-chip; traffic spatial distribution; traffic temporal variation; Bandwidth; Electric breakdown; Measurement; Microarchitecture; Ports (Computers); Power demand; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7058995
Filename :
7058995
Link To Document :
بازگشت