DocumentCode :
1998926
Title :
A study on VLSI architectures of lifting based discrete wavelet transform
Author :
Devi, K. Indira ; Shanmugalakshmi, R.
Author_Institution :
Dept. of Electr. & Electron. Eng., Sri Shakthi Inst. of Eng. & Tech, Coimbatore, India
fYear :
2013
fDate :
19-21 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
To implement new algorithm assessing the previous work is an important part of system. The aim of this paper is to give a review of VLSI architectures for efficient methods for the implementation of DWT through Lifting schemes. The lifting scheme has wide applications and advantages over the DWT. Filters are complicated because of much number of multipliers. As multiplier decide the critical computation time and power dissipation of a signal processing architecture, designing of high throughput and power efficient multiplier is a major challenge. To reduce the complexity of the architecture and to increase the performance of the system this study will deriving an efficient method.
Keywords :
VLSI; discrete wavelet transforms; multiplying circuits; DWT; VLSI architectures; critical computation time; filters; high throughput design; lifting based discrete wavelet transform scheme; power dissipation; power efficient multiplier; signal processing architecture; Computer architecture; Discrete wavelet transforms; Filter banks; Finite impulse response filters; Image coding; DWT; Image Compression; Lifting Scheme; VLSI architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computing and Communication Systems (ICACCS), 2013 International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICACCS.2013.6938764
Filename :
6938764
Link To Document :
بازگشت