DocumentCode :
1998942
Title :
A high rate digital processing board for the D0 Upgrade
Author :
Anderson, John ; Borcherding, Fred ; Grunendahl, Stefan ; Johnson, Marvin ; Olsen, Jamieson ; Martin, Manuel ; Yip, Kin
Author_Institution :
Fermi Nat. Accel. Lab., Batavia, IL, USA
fYear :
1999
fDate :
1999
Firstpage :
152
Abstract :
We report on the digital front end board for the D0 Upgrade tracking trigger. Each board receives discriminated signals from 1/40th of the fiber tracker detector scintillating fiber channels over 10 low voltage differential signal, 1 vds, links each capable of 186 Mbytes per second. This data is shared between two daughter cards containing FPLD chips where eight layer tracks, and single layer preshower clusters are found. On the mother board the tracks and clusters are matched to produce a list for a level 1 trigger of tracks, electrons and photons, in Pt ranges and with isolation information. The board also contains FIFO´s which hold 32 crossings (224 clock cycles). The FIFO´s are read out to a level 2 trigger when a level 1 accept is received
Keywords :
digital signal processing chips; nuclear electronics; position sensitive particle detectors; signal processing; solid scintillation detectors; trigger circuits; D0 Upgrade; FIFO; FPLD chips; digital front end board; fiber tracker detector scintillating fiber channels; high rate digital processing board; level 1 trigger; level 2 trigger; single layer preshower clusters; Clocks; Delay; Detectors; Electrons; Impedance matching; Low voltage; Roads;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real Time Conference, 1999. Santa Fe 1999. 11th IEEE NPSS
Conference_Location :
Sante Fe, NM
Print_ISBN :
0-7803-5463-X
Type :
conf
DOI :
10.1109/RTCON.1999.842590
Filename :
842590
Link To Document :
بازگشت