Title :
Detailed-Routing-Driven analytical standard-cell placement
Author :
Chau-Chin Huang ; Chien-Hsiung Chiou ; Kai-Han Tseng ; Yao-Wen Chang
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
Due to the significant mismatch between global-routing congestions estimated during placement and the resulting design-rule violations in detailed routing, considering both global and detailed routability during placement is of particular importance for modern circuit designs. This paper presents an analytical standard-cell placement algorithm to optimize detailed routability with three major techniques: (1) A routability-driven wirelength model that directly minimizes routing congestion and wirelength simultaneously with no additional computational overhead in global placement. (2) A detailed-routability-aware whitespace allocation technique in legalization. (3) A multi-stage congestion-aware cell spreading method in detailed placement. Compared with the participating teams of the 2014 ISPD Detailed-Routing-Driven Placement Contest and a state-of-the-art routability-driven placer, our placer achieves the best quality in both detailed-routing violation and wirelength scores.
Keywords :
cellular arrays; integrated circuit design; network routing; circuit designs; design-rule violations; detailed routability; detailed-routability-aware whitespace allocation; detailed-routing-driven analytical standard-cell placement; global routability; global-routing congestions; multistage congestion-aware cell spreading; routability-driven wirelength; significant mismatch; Analytical models; Computational modeling; Equations; Integrated circuit modeling; Mathematical model; Optimization; Routing;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
DOI :
10.1109/ASPDAC.2015.7059034