DocumentCode :
1999755
Title :
A novel method of synthesizing reversible logic
Author :
Pang, Yu ; Lin, Jinzhao ; Sultana, Sayeeda ; Radecka, Katarzyna
Author_Institution :
Coll. of Photo-Electron., Chongqing Univ. of Posts & Telecommun., Chongqing, China
fYear :
2011
fDate :
15-18 May 2011
Firstpage :
2857
Lastpage :
2860
Abstract :
As a new technique for low-power design and quantum computing, reversible logic has been paid much attention. A significant part of research lies in synthesizing a reversible network from non-reversible specification. However, current synthesis algorithms for reversible circuits suffer low efficiency and do not reach area optimization, so they are only applicable to small logic functions. In this paper, we propose a new method based on positive Davio expansion to synthesize reversible circuits, which generates a positive Davio decision diagram for a logic function and transfers diagram nodes to reversible circuits. Compared to BDD-based and Reed-Muller (RM) based synthesis methods, our algorithm can optimize area and have fast synthesis speed, so it is suitable for large functions.
Keywords :
logic circuits; low-power electronics; quantum computing; BDD-based synthesis method; RM based synthesis method; Reed-Muller based synthesis method; low-power design; positive Davio decision diagram; positive Davio expansion; quantum computing; reversible logic circuit synthesis; small logic function; Algorithms; Benchmark testing; Data structures; Logic functions; Logic gates; Quantum computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
Conference_Location :
Rio de Janeiro
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Electronic_ISBN :
0271-4302
Type :
conf
DOI :
10.1109/ISCAS.2011.5938201
Filename :
5938201
Link To Document :
بازگشت