DocumentCode :
1999886
Title :
Optimization of VC-1/H.264/AVS Video Decoders on Embedded Processors
Author :
Jian, Guo-An ; Huang, Ting-Yu ; Chu, Jui-Chin ; Guo, Jiun-In
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chia-Yi
fYear :
2009
fDate :
27-29 April 2009
Firstpage :
1313
Lastpage :
1318
Abstract :
In this paper we propose some optimization techniques to achieve the goal of real-time decoding of the new generation video such as VC-1, H.264, and AVS on embedded processors. We optimize the VC-1/H.264/AVS video decoders from a variety of viewpoints including algorithmic complexity reduction, memory access minimization, branch minimization, and zero skipping. We have reduced about 80% ~ 90% of complexity after optimization with the proposed techniques as compared to the original reference codes. The proposed low complexity new generation video decoders can achieve about CIF@12fps ~ 14fps and QCIF@47 ~ 50fps when running on ARM9 processor at 200 MHz.
Keywords :
code standards; computational complexity; data compression; decoding; embedded systems; microprocessor chips; minimisation; video coding; ARM; VC-1/H.264/AVS video decoder; algorithmic complexity reduction; branch minimization; embedded processor; memory access minimization; new generation video; optimization technique; video compression; zero skipping; Decoding; Entropy; High definition video; IEC standards; ISO standards; Minimization methods; Motion compensation; Quantization; Transform coding; Video compression; software optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations, 2009. ITNG '09. Sixth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-3770-2
Electronic_ISBN :
978-0-7695-3596-8
Type :
conf
DOI :
10.1109/ITNG.2009.225
Filename :
5070808
Link To Document :
بازگشت