DocumentCode :
2000358
Title :
Design Methodology For Optimizing Gate Driven ESD Protection Circuits In Submicron Cmos Processes
Author :
Chen, Julian Zhiliang ; Amerasekera, A. ; Duvvury, Charvaka
Author_Institution :
Texas Instruments Inc
fYear :
1997
fDate :
25-25 Sept. 1997
Firstpage :
230
Lastpage :
239
Abstract :
This report describes the design methodology for gate driven NMOS ESD protection in submicron CMOS processes. A new PNP Driven NMOS (PDNMOS) protection scheme has been presented. Without requiring any additional process steps or introducing any additional impedance in signal path, the PDNMOS is effective even for small analog/mixed-signal designs. SPICE simulation is used to optimize the design. High ESD performance of PDNMOS protection in both non-silicided and silicided submicron processes has been demonstrated.
Keywords :
CMOS process; Capacitance; Design methodology; Design optimization; Electrostatic discharge; Impedance; MOS devices; Protection; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium,1997. Proceedings
Conference_Location :
Orlando, FL, USA
Print_ISBN :
1-878303-69-4
Type :
conf
DOI :
10.1109/EOSESD.1997.634247
Filename :
634247
Link To Document :
بازگشت