• DocumentCode
    2000859
  • Title

    The BlackWidow High-Radix Clos Network

  • Author

    Scott, Steve ; Abts, Dennis ; Kim, John ; Dally, William J.

  • Author_Institution
    Cray Inc., Chippewa Falls, WI
  • fYear
    0
  • fDate
    0-0 0
  • Firstpage
    16
  • Lastpage
    28
  • Abstract
    This paper describes the radix-64 folded-Clos network of the Cray BlackWidow scalable vector multiprocessor. We describe the BlackWidow network which scales to 32Kprocessors with a worst-case diameter of seven hops, and the underlying high-radix router micro architecture and its implementation. By using a high-radix router with many narrow channels we are able to take advantage of the higher pin density and faster signaling rates available in modern ASIC technology. The BlackWidow router is an 800 MHz ASIC with 64 18.75Gb/s bidirectional ports for an aggregate off-chip bandwidth of 2.4Tb/s. Each port consists of three 6.25Gb/s differential signals in each direction. The router supports deterministic and adaptive packet routing with separate buffering for request and reply virtual channels. The router is organized hierarchically (Kim et al., 2005) as an 8times8 array of tiles which simplifies arbitration by avoiding long wires in the arbiters. Each tile of the array contains a router port, its associated buffering, and an 8times8 router subswitch. The router ASIC is implemented in a 90nm CMOS standard cell ASIC technology and went from concept to tapeout in 17 months
  • Keywords
    CMOS integrated circuits; application specific integrated circuits; multiprocessing systems; multistage interconnection networks; telecommunication network routing; 800 MHz; BlackWidow high-radix Clos network; CMOS standard cell ASIC; Cray BlackWidow scalable vector multiprocessor; adaptive packet routing; deterministic packet routing; high-radix router micro architecture; Application specific integrated circuits; Bandwidth; Costs; Delay; Microarchitecture; Multiprocessor interconnection networks; Network topology; Switches; Synchronization; Tiles;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Architecture, 2006. ISCA '06. 33rd International Symposium on
  • Conference_Location
    Boston, MA
  • ISSN
    1063-6897
  • Print_ISBN
    0-7695-2608-X
  • Type

    conf

  • DOI
    10.1109/ISCA.2006.40
  • Filename
    1635937