DocumentCode :
2001478
Title :
Interconnect-Aware Coherence Protocols for Chip Multiprocessors
Author :
Cheng, Liqun ; Muralimanohar, Naveen ; Ramani, Karthik ; Balasubramonian, Rajeev ; Carter, John B.
Author_Institution :
Sch. of Comput., Utah Univ.
fYear :
0
fDate :
0-0 0
Firstpage :
339
Lastpage :
351
Abstract :
Improvements in semiconductor technology have made it possible to include multiple processor cores on a single die. Chip multiprocessors (CMP) are an attractive choice for future billion transistor architectures due to their low design complexity, high clock frequency, and high throughput. In a typical CMP architecture, the L2 cache is shared by multiple cores and data coherence is maintained among private L1s. Coherence operations entail frequent communication over global on-chip wires. In future technologies, communication between different L1s will have a significant impact on overall processor performance and power consumption. On-chip wires can be designed to have different latency, bandwidth, and energy properties. Likewise, coherence protocol messages have different latency and bandwidth needs. We propose an interconnect composed of wires with varying latency, bandwidth, and energy characteristics, and advocate intelligently mapping coherence operations to the appropriate wires. In this paper, we present a comprehensive list of techniques that allow coherence protocols to exploit a heterogeneous interconnect and evaluate a subset of these techniques to show their performance and power-efficiency potential. Most of the proposed techniques can be implemented with a minimum complexity overhead
Keywords :
bandwidth allocation; cache storage; communication complexity; microprocessor chips; multiprocessor interconnection networks; protocols; chip multiprocessors; clock frequency; complexity overhead; data coherence; interconnect-aware coherence protocols; on-chip wires; semiconductor technology; transistor architectures; Bandwidth; Clocks; Computer architecture; Delay; Energy consumption; Frequency; Integrated circuit interconnections; Protocols; Throughput; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 2006. ISCA '06. 33rd International Symposium on
Conference_Location :
Boston, MA
ISSN :
1063-6897
Print_ISBN :
0-7695-2608-X
Type :
conf
DOI :
10.1109/ISCA.2006.23
Filename :
1635964
Link To Document :
بازگشت