DocumentCode :
2002379
Title :
A New Methodology for the Test of SoCs and for Analyzing Elusive Failures
Author :
Weiss, Alexander ; Hochberger, Christian
Author_Institution :
Accemic GmbH & Co. KG, Flintsbach
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
18
Lastpage :
23
Abstract :
The increasing complexity of SoCs in form of more complex architecture designs and smaller structures qualifies test procedures and failure analysis as one of the key skills in the semiconductor industry. In this contribution we show a new SoC test methodology which significantly increases the test coverage of a SoC. The integrated system integrity control functionality of the hid ICE approach observes a SoC core and is able to detect irregularities in comparison to a reference system. In case of a failure detection an exhaustive trace is available which helps to identify the root cause. Especially in multi-core systems the interference between different subsystems can be tested under real operating conditions. Also the effort to identify and analyze elusive failures will be reduced.
Keywords :
circuit testing; failure analysis; system-on-chip; SoC testing; complex architecture; failure analysis; test procedures; Built-in self-test; Circuit faults; Delay; Failure analysis; Fault diagnosis; Manufacturing processes; Microcontrollers; Power supplies; Semiconductor device testing; Silicon; BIST; Built-in self-test; Embedded processor; Failure analysis; Fault analysis; Fault diagnosis; Microcontroller; Observability; SBST; SoC; hidICE; software-based self-testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification, 2008. MTV '08. Ninth International Workshop on
Conference_Location :
Austin, TX
ISSN :
1550-4093
Print_ISBN :
978-1-4244-3682-8
Type :
conf
DOI :
10.1109/MTV.2008.14
Filename :
5070929
Link To Document :
بازگشت