DocumentCode :
2002423
Title :
An intelligent arbiter for maximum CPU utilization, fair bandwidth allocation and low latency: Survey
Author :
Akhtar, M. Nishat ; Sidek, O.
Author_Institution :
Collaborative Microelectron. Design & Excellence Centre, Univ. Sains Malaysia, Minden, Malaysia
fYear :
2012
fDate :
23-25 March 2012
Firstpage :
266
Lastpage :
271
Abstract :
Accelerated advancement in the world of microprocessor necessitates solving the bus contention in a most efficient manner. The major challenge is to reduce the latency of the system and to achieve a fair bandwidth allocation using maximum CPU utilization. Combination of Adaptive Arbitration algorithm and the processors according to their traffic behavior can be one of the feasible options to tackle the aforesaid problems due to its fair bandwidth allotment and low system latency. This article provides a comprehensive picture of research and developments in dynamic arbitration algorithm for masters according to the traffic behavior. The papers published in standard journals are reviewed, classified according to their objectives and presented with a general conclusion.
Keywords :
bandwidth allocation; knowledge based systems; microprocessor chips; resource allocation; CPU utilization; adaptive arbitration algorithm; bandwidth allocation; bus contention; intelligent arbiter; microprocessor; Algorithm design and analysis; Bandwidth; Channel allocation; Heuristic algorithms; Program processors; Real time systems; Signal processing algorithms; adaptive arbiter; fair bandwidth; low latency; system-on-chip; traffic behavior;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and its Applications (CSPA), 2012 IEEE 8th International Colloquium on
Conference_Location :
Melaka
Print_ISBN :
978-1-4673-0960-8
Type :
conf
DOI :
10.1109/CSPA.2012.6194731
Filename :
6194731
Link To Document :
بازگشت