DocumentCode
2005258
Title
A FPGA ray tracing scheme with memory optimization facility
Author
Huang Wei ; Wan Wang Gen
Author_Institution
Sch. of Commun. & Inf. Eng., Shanghai Univ., Shanghai, China
fYear
2011
fDate
14-16 Nov. 2011
Firstpage
329
Lastpage
334
Abstract
This article presents a ray tracing acceleration system realized on FPGA platform. Additionally we make improvement to the memory accessing performance and achieve ideal ratio of performance against resources. Such work will gain ray tracing more applicable regions. The global scheme includes spatial indexing hierarchy module, ray generation module, pre-masking module, packet traversal module, arithmetic module and memory optimization facility which is described specially in this article..
Keywords
circuit analysis computing; circuit optimisation; field effect memory circuits; field programmable gate arrays; integrated circuit modelling; ray tracing; FPGA platform; FPGA ray tracing scheme; arithmetic module; memory optimization facility; packet traversal module; pre-masking module; ray generation module; ray tracing acceleration system; spatial indexing hierarchy module; FPGA; memory optimization; ray tracing;
fLanguage
English
Publisher
iet
Conference_Titel
Wireless Mobile and Computing (CCWMC 2011), IET International Communication Conference on
Conference_Location
Shanghai
Type
conf
DOI
10.1049/cp.2011.0903
Filename
6194860
Link To Document