DocumentCode :
2005275
Title :
A spatial hierarchy FPGA implementation with DPR square root partitions
Author :
Huang Wei ; Wan Wang Gen
Author_Institution :
Sch. of Commun. & Inf. Eng., Shanghai Univ., Shanghai, China
fYear :
2011
fDate :
14-16 Nov. 2011
Firstpage :
335
Lastpage :
340
Abstract :
The customized hardware platform for spatial hierarchy construction with DPR square root partitions is validly obtained. Specialized process structures and storage structures are constructed to ensure the reutilization of presorting results on each level. The objective functions for division evaluation oriented to specific applications are scheduled. DPR partitions are built to meet intensive square root finding requests. After optimizations for algorithm and architecture, such achievement provides the starting points for future development.
Keywords :
circuit optimisation; field effect memory circuits; field programmable gate arrays; integrated circuit modelling; DPR square root partition; circuit optimization; customized hardware platform; dynamic partial reconfiguration; spatial hierarchy FPGA implementation; spatial hierarchy construction; storage structure; DPR; FPGA; spatial hierarchy; square root;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless Mobile and Computing (CCWMC 2011), IET International Communication Conference on
Conference_Location :
Shanghai
Type :
conf
DOI :
10.1049/cp.2011.0904
Filename :
6194861
Link To Document :
بازگشت