DocumentCode :
2005330
Title :
A New Powerful Scalable Generic Multi-Standard LDPC Decoder Architecture
Author :
Charot, François ; Wolinski, Christophe ; Fau, Nicolas ; Hamon, François
Author_Institution :
Irisa, Univ. of Rennes 1, Rennes, France
fYear :
2008
fDate :
14-15 April 2008
Firstpage :
314
Lastpage :
315
Abstract :
We propose a new powerful scalable generic parallel and modular architecture well suited to LDPC code decoding. This architecture template has been instantiated in the case of the 802.16e WiMax standard. The proposed design is fully compliant with all the code classes defined by the standard. It has been validated through an implementation on a Xilinx Virtex5 FPGA component. A four or six-module FPGA design yields a throughput ranging from 10 to 30 Mbit/s by means of 20 iterations at a clock frequency of 160 MHz which mostly satisfies communication throughput in the case of the WiMax mobile communication.
Keywords :
WiMax; decoding; field programmable gate arrays; logic design; mobile radio; parity check codes; 802.16e WiMax standard; WiMax mobile communication; Xilinx Virtex5 FPGA component; bit rate 10 Mbit/s to 30 Mbit/s; frequency 160 MHz; modular architecture; scalable generic parallel multistandard LDPC decoder; six-module FPGA design; Code standards; Communication standards; Computer architecture; Decoding; Equations; Field programmable gate arrays; Mobile communication; Parity check codes; Throughput; WiMAX; FPGA implementation; IP; LDPC; WiMax; decoder architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2008. FCCM '08. 16th International Symposium on
Conference_Location :
Palo Alto, CA
Print_ISBN :
978-0-7695-3307-0
Type :
conf
DOI :
10.1109/FCCM.2008.13
Filename :
4724931
Link To Document :
بازگشت