DocumentCode :
2005404
Title :
Combining Rewriting-Logic, Architecture Generation, and Simulation to Exploit Coarse-Grained Reconfigurable Architectures
Author :
Morra, Carlos ; Bispo, João ; Cardoso, João M P ; Becker, ÜÜJÜrgen
Author_Institution :
Inst. fur Tech. der Informationsverarbeitung (ITIV), Univ. Karlsruhe (TH), Karlsruhe, Germany
fYear :
2008
fDate :
14-15 April 2008
Firstpage :
320
Lastpage :
321
Abstract :
This paper presents a simulator and an architecture generator to exploit coarse-grained reconfigurable arrays (CGRAs). The simulator is able to execute and dynamically schedule to the 1-D array the instructions in the static single assignment (SSA) intermediate representation output by the compiler or after the TRS step. This tool accepts a textual description of a CGRA and generates the VHDL code ready for logic synthesis.
Keywords :
compiler generators; dynamic scheduling; field programmable gate arrays; hardware description languages; reconfigurable architectures; 1-D array; VHDL code; architecture generator; coarse-grained reconfigurable architectures; compiler; dynamic scheduling; static single assignment; textual description; Application software; Clocks; Computational modeling; Computer architecture; Computer science; Computer simulation; Logic programming; Reconfigurable architectures; Registers; VLIW; Coarse-Grained Reconfigurable Architectures; Compilation; Rewriting-Logic; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2008. FCCM '08. 16th International Symposium on
Conference_Location :
Palo Alto, CA
Print_ISBN :
978-0-7695-3307-0
Type :
conf
DOI :
10.1109/FCCM.2008.37
Filename :
4724934
Link To Document :
بازگشت