DocumentCode :
2007871
Title :
Modeling of jitter and its effects on time interleaved ADC conversion
Author :
Parkey, Charna R. ; Mikhael, Wasfy B. ; Chester, David B. ; Hunter, Matthew T.
Author_Institution :
Univ. of Central Florida, Orlando, FL, USA
fYear :
2011
fDate :
12-15 Sept. 2011
Firstpage :
367
Lastpage :
372
Abstract :
Post analog-to-digital conversion correction is an active area of research in both academia and industry due to the high potential of positive impact in areas like Synthetic Instrumentation (SI), Software Defined Radio (SDR), RADAR, etc. This paper introduces a high fidelity Simulink™ based behavioral error model for time-interleaved analog-to-digital converters (TI-ADCs) to facilitate development of efficient post conversion correction algorithms for TI-ADCs. Theoretically TI-ADCs offer a technologically feasible and cost effective solution to the digitization of wide bandwidth analog signals. The contribution of the error model described in this paper solves a key obstacle in economical research and development in this area. In addition to the error sources associated with integrated high performance analog to digital converters ADCs, mismatched error sources affect the performance of time interleaved configurations.
Keywords :
analogue-digital conversion; jitter; Simulink based behavioral error model; analog-to-digital conversion correction; jitter; mismatched error sources; post conversion correction; software defined radio; synthetic instrumentation; time interleaved ADC conversion; Apertures; Bandwidth; Generators; Harmonic analysis; Jitter; Phase modulation; Quantization; ADC; Simulink; TI-ADC; error modelling; jitter; mismatches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON, 2011 IEEE
Conference_Location :
Baltimore, MD
ISSN :
1088-7725
Print_ISBN :
978-1-4244-9362-3
Type :
conf
DOI :
10.1109/AUTEST.2011.6058747
Filename :
6058747
Link To Document :
بازگشت