DocumentCode :
2007980
Title :
Fast parallel soft Viterbi decoder mapping on a reconfigurable DSP platform
Author :
Kamalizad, Amir ; Plettner, Richard ; Pan, Chengzhi ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Irvine, CA, USA
fYear :
2004
fDate :
12-15 Sept. 2004
Firstpage :
3
Lastpage :
6
Abstract :
The Viterbi algorithm is used to decode convolutional codes (CC). Viterbi decoding is a computation/communication intensive algorithm. Recently, with the emerging of WLAN standards delivering high rates, performance requirements of Viterbi decoders have increased dramatically. So far, such decoders have only been implemented using fixed ASIC with the datapath designed specially for the Viterbi algorithm, sacrificing flexibility. In this paper, we introduce a reconfigurable DSP platform targeting wireless communication algorithms in general with specific accelerators for the Viterbi algorithm.
Keywords :
Viterbi decoding; application specific integrated circuits; convolutional codes; reconfigurable architectures; signal processing; ASIC; Viterbi decoding; convolutional codes; parallel decoding; reconfigurable DSP platform; soft Viterbi decoder; wireless communication; Application software; Application specific integrated circuits; Decoding; Digital signal processing; Hardware; Kernel; Parallel processing; Signal processing algorithms; Viterbi algorithm; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2004. Proceedings. IEEE International
Print_ISBN :
0-7803-8445-8
Type :
conf
DOI :
10.1109/SOCC.2004.1362330
Filename :
1362330
Link To Document :
بازگشت