DocumentCode :
2008469
Title :
POMR: a power-optimal maze routing methodology
Author :
Youssef, Ahmed ; Anis, Mohab ; Elmasry, Mohamed
Author_Institution :
VLSI Res. Group, Waterloo Univ., Ont., Canada
fYear :
2004
fDate :
12-15 Sept. 2004
Firstpage :
73
Lastpage :
77
Abstract :
As the number of global interconnect buffers is expected to reach 700,000 in the 70nm CMOS process, their adverse impact on the chip total power consumption becomes evident. In this paper, we formulate the power optimal maze routing and buffer insertion/sizing problem for a two pin net, as a shortest paths ranking problem. The polynomial time bound on our formulation fits well within the context of the increased number of buffers. Moreover, its ability to account for buffer and wire blockage arising from the underlying blocks in today´s SOC´s is an advantage over the analytical alternative formulations. During the assessment of the impact of technology scaling using a set of MCNC benchmarks, an average power saving as high as 35% with a 10% sacrifice in delay is observed. In addition, there is a 10% variation in the power savings when accounting for the process variations.
Keywords :
buffer circuits; integrated circuit interconnections; integrated circuit layout; network routing; system-on-chip; MCNC benchmarks; SOC; buffer insertion; buffer sizing; global interconnect buffers; power consumption; power optimal maze routing; shortest paths ranking; two pin net; wire blockage; Delay; Dynamic programming; Energy consumption; Integrated circuit interconnections; Polynomials; Routing; Testing; Timing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2004. Proceedings. IEEE International
Print_ISBN :
0-7803-8445-8
Type :
conf
DOI :
10.1109/SOCC.2004.1362355
Filename :
1362355
Link To Document :
بازگشت