DocumentCode :
2008624
Title :
A fully digitized multi-level demodulator for high-capacity digital radio systems
Author :
Okada, Takashi ; Shirato, Tadashi
Author_Institution :
NTT Radio Commun. Syst. Labs., Kanagawa, Japan
fYear :
1993
fDate :
29 Nov-2 Dec 1993
Firstpage :
609
Abstract :
Proposes a new configuration for a fully digitized multi-level demodulator for application in high-capacity digital radio systems from the view points of small circuit scale and low sampling rate. The configuration is based on estimates of the performance of the digitized detector and timing filter by computer simulation. To implement the digitized detector, the authors build a Detector-LSI (DET-LSI) using 1.2-μm BiCMOS technology. The 16-QAM demodulator applied directly to STM-0 (51.84 Mbps) was constructed by using this LSI and a transversal equalizer as a timing filter. Experiments confirm that this demodulator improves system performance without precise adjustments
Keywords :
BiCMOS integrated circuits; amplitude modulation; demodulators; digital radio systems; equalisers; large scale integration; timing circuits; 1.2-μm BiCMOS technology; 16-QAM demodulator; 51.84 Mbit/s; DET-LSI; Detector-LSI; STM-0; digitized detector; fully digitized multi-level demodulator; high-capacity digital radio systems; low sampling rate; system performance; timing filter; transversal equalizer; Application software; BiCMOS integrated circuits; Computer simulation; Demodulation; Detectors; Digital communication; Large scale integration; Sampling methods; Timing; Transversal filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 1993, including a Communications Theory Mini-Conference. Technical Program Conference Record, IEEE in Houston. GLOBECOM '93., IEEE
Conference_Location :
Houston, TX
Print_ISBN :
0-7803-0917-0
Type :
conf
DOI :
10.1109/GLOCOM.1993.318153
Filename :
318153
Link To Document :
بازگشت