DocumentCode :
2009012
Title :
Fault-tolerant architecture and deflection routing for degradable NoC switches
Author :
Kohler, Adán ; Radetzki, Martin
Author_Institution :
Inst. fur Tech. Inf., Univ. Stuttgart, Stuttgart
fYear :
2009
fDate :
10-13 May 2009
Firstpage :
22
Lastpage :
31
Abstract :
Networks-on-Chips (NoCs) provide inherent structural redundancy of on-chip communication pathways. This redundancy can be exploited to maintain connectivity even if some components of an NoC exhibit faults which will appear at an increasing rate in future chip generations. Based on a fine-grained functional fault model, error-detecting circuitry, and distributed online fault diagnosis, we determine the fault status of NoC switches, including their adjacent links. The remaining functionality of partly defective switches is utilized by a modified deflection routing algorithm to achieve graceful degradation of packet throughput.
Keywords :
fault tolerant computing; network routing; network-on-chip; switches; deflection routing algorithm; degradable NoC switches; distributed online fault diagnosis; error-detecting circuitry; fault-tolerant architecture; fine-grained functional fault model; networks-on-chips; on-chip communication pathways; Circuit faults; Communication switching; Degradation; Fault diagnosis; Fault tolerance; Network-on-a-chip; Redundancy; Routing; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2009. NoCS 2009. 3rd ACM/IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4142-6
Electronic_ISBN :
978-1-4244-4143-3
Type :
conf
DOI :
10.1109/NOCS.2009.5071441
Filename :
5071441
Link To Document :
بازگشت