Title :
Clock tree layout design for reduced delay uncertainty
Author :
Velenis, Dimitrios ; Papaefthymiou, Marios C. ; Friedman, Eby G.
Author_Institution :
Dept. of ECE, Illinois Inst. of Technol., Chicago, IL, USA
Abstract :
The design of clock distribution networks in synchronous digital systems presents enormous challenges. Controlling the clock signal delay in the presence of various noise sources, process parameter variations, and environmental effects represents a fundamental problem in the design of high speed synchronous circuits. Two different approaches for enhancing the layout of the clock tree in order to reduce the uncertainty of the clock signal are presented in this paper. The application of these techniques on a set of benchmark circuits demonstrates interesting tradeoffs among the aggregate clock buffer size, the total wire length of the clock tree, and the power dissipation.
Keywords :
buffer circuits; circuit layout; clocks; delay circuits; benchmark circuits; clock buffer size; clock distribution networks; clock signal delay control; clock tree layout design; delay uncertainty reduction; noise sources; power dissipation; process parameter variations; synchronous circuits; synchronous digital systems; wire length; Aggregates; Circuit noise; Clocks; Delay effects; Digital systems; Signal design; Signal processing; Uncertainty; Wire; Working environment noise;
Conference_Titel :
SOC Conference, 2004. Proceedings. IEEE International
Print_ISBN :
0-7803-8445-8
DOI :
10.1109/SOCC.2004.1362399