DocumentCode :
2010375
Title :
Relaxing Synchronization in a Parallel SystemC Kernel
Author :
Combes, P. ; Caron, E. ; Desprez, F. ; Chopard, B. ; Zory, J.
Author_Institution :
LIP Lab., Univ. of Lyon., Lyon, France
fYear :
2008
fDate :
10-12 Dec. 2008
Firstpage :
180
Lastpage :
187
Abstract :
SystemC has become a very popular standardized language for the modeling of system-on-chip (SoC) devices. However, due to the ever increasing complexity of SoC designs, the ever longer simulation times affect SoC exploration potential and time-to-market. In order to reduce these times, we have developed a parallel SystemC kernel. Because the SystemC semantics require a high level of synchronization which can dramatically affect the performance gains, we investigate in this paper some ways to reduce the synchronization overheads. We validate then our approaches against an academic design model and a real, industrial application.
Keywords :
integrated circuit design; synchronisation; system-on-chip; SoC designs; parallel SystemC kernel; system-on-chip devices; Application software; Computational modeling; Discrete event simulation; Distributed processing; Hardware; Job shop scheduling; Kernel; Laboratories; Processor scheduling; System-on-a-chip; SystemC; decentralized synchronization; parallel; simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing with Applications, 2008. ISPA '08. International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
978-0-7695-3471-8
Type :
conf
DOI :
10.1109/ISPA.2008.124
Filename :
4725148
Link To Document :
بازگشت