• DocumentCode
    2010980
  • Title

    MIRA: A Multi-layered On-Chip Interconnect Router Architecture

  • Author

    Park, Dongkook ; Eachempati, Soumya ; Das, Reetuparna ; Mishra, Asit K. ; Xie, Yuan ; Vijaykrishnan, N. ; Das, Chita R.

  • Author_Institution
    Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA
  • fYear
    2008
  • fDate
    21-25 June 2008
  • Firstpage
    251
  • Lastpage
    261
  • Abstract
    Recently, Network-on-Chip (NoC) architectures have gained popularity to address the interconnect delay problem for designing CMP / multi-core/SoC systems in deep sub-micron technology. However, almost all prior studies have focused on 2D NoC designs. Since three dimensional (3D) integration has emerged to mitigate the interconnect delay problem, exploring the NoC design space in 3D can provide ample opportunities to design high performance and energy-efficient NoC architectures. In this paper, we propose a 3D stacked NoC router architecture, called MIRA, which unlike the 3D routers in previous works, is stacked into multiple layers and optimized to reduce the overall area requirements and power consumption. We discuss the design details of a four-layer 3D NoC and its enhanced version with additional express channels, and compare them against a (6times6) 2D design and a baseline 3D design. All the designs are evaluated using a cycle-accurate 3D NoC simulator, and integrated with the Orion power model for performance and power analysis. The simulation results with synthetic and application traces demonstrate that the proposed multi-layered NoC routers can outperform the 2D and naive 3D designs in terms of performance and power. It can achieve up to 42% reduction in power consumption and up to 51% improvement in average latency with synthetic workloads. With real workloads, these benefits are around 67% and 38%, respectively.
  • Keywords
    computer architecture; integrated circuit interconnections; logic design; network routing; network-on-chip; 2D NoC design; CMP; MIRA-3D stacked NoC router architecture; chip multiprocessor design; interconnect delay problem; multicore/SoC system; multilayered on-chip interconnect router architecture; network-on-chip architecture; Computer architecture; Delay; Energy consumption; Energy efficiency; Network-on-a-chip; Performance analysis; Space technology; Stacking; System-on-a-chip; Temperature; 3D; Network-on-Chip; NoC; express channel; express path; on-chip interconnect; router architecture;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Architecture, 2008. ISCA '08. 35th International Symposium on
  • Conference_Location
    Beijing
  • ISSN
    1063-6897
  • Print_ISBN
    978-0-7695-3174-8
  • Type

    conf

  • DOI
    10.1109/ISCA.2008.13
  • Filename
    4556731